See discussions, stats, and author profiles for this publication at: [https://www.researchgate.net/publication/44795414](https://www.researchgate.net/publication/44795414_Accurate_MOS_Modelling_for_Analog_Circuit_Simulation_Using_the_EKV_Model?enrichId=rgreq-a6f4690ae3488d722eec152d45d7f62c-XXX&enrichSource=Y292ZXJQYWdlOzQ0Nzk1NDE0O0FTOjE5NzkzNzg4NDg2NDUyMkAxNDI0MjAzNDc3OTc3&el=1_x_2&_esc=publicationCoverPdf)

# [Accurate MOS Modelling for Analog Circuit Simulation Using the EKV Model](https://www.researchgate.net/publication/44795414_Accurate_MOS_Modelling_for_Analog_Circuit_Simulation_Using_the_EKV_Model?enrichId=rgreq-a6f4690ae3488d722eec152d45d7f62c-XXX&enrichSource=Y292ZXJQYWdlOzQ0Nzk1NDE0O0FTOjE5NzkzNzg4NDg2NDUyMkAxNDI0MjAzNDc3OTc3&el=1_x_3&_esc=publicationCoverPdf)

**Article** · January 1996

DOI: 10.1109/ISCAS.1996.542121 · Source: OAI



**Some of the authors of this publication are also working on these related projects:**



Micropower PPG sensor [View project](https://www.researchgate.net/project/Micropower-PPG-sensor?enrichId=rgreq-a6f4690ae3488d722eec152d45d7f62c-XXX&enrichSource=Y292ZXJQYWdlOzQ0Nzk1NDE0O0FTOjE5NzkzNzg4NDg2NDUyMkAxNDI0MjAzNDc3OTc3&el=1_x_9&_esc=publicationCoverPdf)

Pinned Photodiodes (PPD) for CMOS Image Sensors (CIS) [View project](https://www.researchgate.net/project/Pinned-Photodiodes-PPD-for-CMOS-Image-Sensors-CIS?enrichId=rgreq-a6f4690ae3488d722eec152d45d7f62c-XXX&enrichSource=Y292ZXJQYWdlOzQ0Nzk1NDE0O0FTOjE5NzkzNzg4NDg2NDUyMkAxNDI0MjAzNDc3OTc3&el=1_x_9&_esc=publicationCoverPdf) Project

## **ACCURATE MOS MODELLING FOR ANALOG CIRCUIT SIMULATION USING THE EKV MODEL**

Matthias Bucher, Christophe Lallement, Christian Enz, François Krummenacher

*Swiss Federal Institute of Technology (EPFL), Electronics Laboratory, ELB-Ecublens, CH-1015 Lausanne, Switzerland Phone: i4121693 39 79, Fax: i-4121693 36 40, E-mail: enz@leg.de.ep\$.ch, bucher@leg.de.ep\$.ch* 

### **ABSTRACT**

Effective, manufacture-oriented design and simulation of high-performance analog and mixed-mode integrated circuits and systems is known to critically depend on the quality of extracted device parameters as well as the simulation model being used. This has gained increased relevance for low-voltage low-current designs, either in bulk CMOS or emerging **SO1** technologies. The EKV model is introduced within a complete, statistically efficient and simple characterisation methodology. Valuable insight into the behavior of transistors in strong, moderate and weak inversion is gained, which also allows for increased design creativity. Measured results from a submicron bulk CMOS and a fully depleted SO1 process illustrate the accuracy of the EKV model and the associated parameter extraction under several geometries and regions of device operation.

#### **1. INTRODUCTION**

The requirements for good MOS analog simulation models such as accuracy and continuity of the large- and small-signal characteristics are well established [1][2]. The EKV MOST model [3][4] has been developed keeping in mind computational efficiency, ease of parameter extraction and the designer's needs for insight into the device behavior.' Effects relevant for precise analog low-current (LC) and low-voltage (LV) circuit design have been included in the model.

An efficient and simple characterisation method is formulated to obtain complete geometry independent parameter sets. Threshold voltage and channel doping characterisation is achieved through a single measurement of the pinch-off voltage characteristic at a constant current bias in moderate inversion [5].

**Table I:** *Main* EKV *intrinsic model parameters for first and second order effects and default values and units where applicable.* 







Continuity of the large- and small-signal characteristics from weak (WI) through moderate (MI) to strong inversion **(SI)** and from conduction to saturation is one of the main features of the EKV MOST model. A set of 13 intrinsic parameters, shown in Table I, is used for first- and second-order effects. A summary of the relevant simulation model equations is presented in Table **11.** 

In the EKV model, the gate, source and drain voltages,  $V_G$ ,  $V_S$  and  $V_D$ , are all referred to the substrate to preserve the intrinsic symmetry of the **MOS** transistor. The threshold voltage **VTo** is defined as the gate voltage for which the inversion charge forming the channel is zero at equilibrium  $V_D = V_S = 0$ . The pinch-off volt-

## 0-7803-3073-0/96/\$5 .OO '1996 IEEE *70* **3**

age  $V_p$ , depending mainly on the gate voltage  $V_g$  and the parameters VTO, GAMMA and PHI, corresponds to the value of the 'channel potential' for which the inversion charge becomes zero in a non-equilibrium state. The weak inversion slope factor *n* is a function of  $V_p$  and depends on the same parameters.

The drain current is expressed as the difference of the forward and reverse currents  $I_F$  and  $I_R$ , depending respectively on  $V_P$ - $V_S$  and  $V_p - V_p$ . Both components are interpolated in a continuous manner from weak to strong inversion with exponential and quadratic asymptotic behavior respectively, using the specific current as a normalization factor  $I_s = 2n\beta U_t^2$ . For design purposes, the function  $I_{F(R)} \cong I_S \cdot [\ln(1+\exp[(V_p-V_{S(D)})/2U_t])]^{\top}$  is used to obtain simple expressions for drain current, transconductances and intrinsic capacitances in different operating regions **[3][4].** For circuit simulation, the interpolation function takes a precise form resulting from the numerical resolution of the surface potential for long channel and uniformly doped substrate approximations. *2.* 

Mobility reduction due to the vertical field, channel length modulation and velocity saturation are included in the transconductance factor  $\beta$ . Careful modelling ensures the first-order derivatives to be continuous at the transitions between operation regions over the entire geometrical range. Short- and narrow-channel effects are accounted for in the modified body effect factor  $\gamma'$ , derived from the charge sharing approach, the effect of which is equivalent to drain induced barrier lowering.

The simulation model is completed with continuous expressions for the quasi-static capacitances, the first-order non-quasi-static transadmittances, temperature behavior and thermal noise, valid for all regions of device operation. Substrate current effects, requiring three additional parameters, are also included in the model.

#### **3. DC PARAMETER EXTRACTION**

The extraction of the threshold voltage and channel doping related parameters is of particular importance. The simple scheme of Fig. 1 is used to measure the pinch-off vs. gate voltage characteristic  $V_p$  *vs.*  $V_G$ , performed at a constant current bias in MI [5]. For  $V_S$ to be equal to  $V_p$ , the bias current  $I_B$  has to be set to half the specific current  $I<sub>S</sub>$ , making the transistor operate in MI, where velocity saturation effects are negligible. *1s* depends on the device size and is determined from the strong inversion slope of  $\sqrt{I_D}$  vs.  $V_S$ . VTO is determined as the particular value of  $V_G$  corresponding to  $V_p = 0$ , and GAMMA and PHI are extracted by fitting the measured  $V_P$  *vs.*  $V_G$  characteristic of a long and large device. Leaving the latter as two independent parameters allows to account for nonuniform doping to a certain degree [6], resulting in parameter values slightly smaller than those obtained for uniform doping. The robustness of the method is illustrated by the small sensitivity of the extracted parameters with respect to the bias current  $I_B$ , which is less than *5%* for a one octave change of the bias current.

The pinch-off voltage extraction method has several advantages compared with other constant current  $V_{th}$  methods: the bias current is given a precise meaning and VTO is extracted with a unique value without extrapolation. The method is furthermore simple, fast and efficient. GAMMA and PHI are obtained from the same single measurement, in a much simpler way than with classical techniques **[7].** 

Maintaining VTO from the wide and large device, the  $V_p$  *vs.*  $V_q$ characteristics for short and narrow devices (Fig. 1) are used to

**Table 111:** *Summarized extraction procedure for the EKV model, featuring device sizes, measured characteristics, conditions*  (SI: *strong,* MI: *moderate,* WI: *weak inversion,* CO.: *conduction,*  sat.: *saturation) and extracted parameters.* 

| Device sizes | <b>Characteristics</b>                                 | <b>Conditions</b> | <b>Parameters</b>   |
|--------------|--------------------------------------------------------|-------------------|---------------------|
| matrix W/L   | $R$ vs. $L_{\text{eff}}$<br>$1/R$ vs. $W_{\text{eff}}$ | SI co.            | DL, RS+RD<br>DW     |
| wide/long    | $I_D$ vs. $V_S$                                        | SI sat.           | Ιç                  |
|              | $V_P$ vs. $V_C$                                        | MI sat.           | VTO, GAMMA, PHI     |
|              | $I_D$ vs. $V_G$                                        | SI sat. $@V_S$    | KP. THETA           |
| wide/short   | $I_D$ vs. $V_S$                                        | SI sat.           | $I_S$               |
|              | $V_P$ vs. $V_C$                                        | MI sat.           | LETA                |
|              | $I_D$ vs. $V_D$                                        | SI co.-sat.       | <b>UCRIT.LAMBDA</b> |
| narrow/long  | $I_D$ vs. $V_S$                                        | SI sat.           | Iς                  |
|              | $V_P$ vs. $V_G$                                        | MI sat.           | WETA                |



**Fig. 1:** *Circuit for V<sub>P</sub> vs. V<sub>G</sub> characteristic measurement and parameter extraction for three n-channel devices of a 0.7pm* CMOS *technology.* 

obtain the respective parameters LETA and WETA. This supposes the channel length and width corrections DL and DW to be previously determined, using methods that simultaneously yield the series resistances RS+RD [7].

Table III summarizes the complete extraction method to obtain a single geometry independent parameter set for a given technology, for either n- or p-channel. This method has been automatized in commercial characterisation tools. Nonlinear optimization in conjunction with full model equations in adequate operation ranges allows to achieve consistency with the model as well as to maintain flexibility. To increase the efficiency of the optimisation steps, reduced data sets and simplified model expressions can be used, especially for the  $V_p$  vs.  $V_G$  characteristic. To refine the accuracy of the extraction, fine tuning can be carried out, optionally using intermediate or minimum device sizes.

#### **4. RESULTS AND DISCUSSION**

Results of the complete extraction methodology are presented for submicron bulk and fully depleted silicon-on-insulator (FD SOI) technologies. All characteristics shown for the respective technologies have been obtained using a single parameter set. The inset in Fig. 1 specifies the parameter values obtained from n-channel bulk devices. Measured and simulated  $I_D$  *vs.*  $V_G$  currents are shown in Fig. 2 for a long and a short device. For the short device, the gate



**Fig. 2:**  $log(I_D) \& \sqrt{I_D}$  vs.  $V_G$  characteristics of a) a long, b) a short n-channel device.



**Fig. 3:** *Gate and source transconductances*  $g_{mg}$  *vs.*  $V_G$  *and* **g,** *vs. Vs of a short n-channel device.* 

and source transconductances are presented in Fig. 3, and output characteristics in Fig. **4.** The transconductance to current ratio is shown in Fig. 5 for a long and a short device. Note the continuity of the first-order derivative of the model, particularly in the MI region, and the accuracy in subthreshold operation. **As** expected for FD SOI devices, an almost ideal subthreshold slope  $n \approx 1.02$  is found (Fig. *6).* The operating voltages, here referred to the back gate, need to be reduced to avoid kink effects *[8].* As for the bulk devices, the model accurately predicts **SO1** behavior in all operating regions (Fig. **7).** 



**Fig. 4:** *Output characteristics a)*  $I_D$  and  $g_{dS}$  *vs.*  $V_D$  *in strong inversion, b)*  $log(I_D)$  *vs.*  $V_D$  *in weak inversion, of a short n-channel device.* 



**Fig. 5:** *Transconductance to logarithmic scale of a long and a* 



**Fig. 6:**  *istics for an n-channel FD SOI device.*   $V_P$  *vs.*  $V_G$  and derived slope factor n vs.  $V_G$  character-



**Fig. 7:** *a)*  $log(I_D)$  and  $\sqrt{I_D}$  vs.  $V_G$ , *b)*  $I_D$  and  $g_{ds}$  vs.  $V_D$  char-<br>acteristics for a wide and short n-channel FD SOI device.

These results demonstrate the flexibility of the extraction method based on the  $V_p$  *vs.*  $V_G$  characteristic. Excellent match between measured and simulated characteristics can be observed over a wide bias range. Geometrical behavior is the result of a reasonable compromise between accuracy and simplicity. In practice, modelling of deep-submicron devices is found to be promising, however requiring more than a a single parameter set to cover the whole geometric range. Further refinements are under investigation in this respect as well as for non-uniform doping *[6].* 

In circuit simulation practice, good convergence properties and computational efficiency have been observed for numerous circuits in analog and mixed-mode applications. CPU time comparisons with Spice level 3 model in several commercial simulators on both Sun and PC platforms give an advantage for EKV generally of 15% for DC analysis and better or comparable results for transient analysis. Convergence has consistently been observed to be better with the EKV model.

#### **5. CONCLUSIONS**

The EKV MOST model responds to the needs of low power low voltage circuit designers, giving insight into device behavior related with the model parameters, as well as allowing for a creative use of their simulation tool to investigate novel designs. Measured and simulated characteristics presented are in good accordance over large bias ranges. A simple and efficient parameter extraction method has been presented, based on the measurement of the pinch-off voltage vs. gate voltage characteristic in moderate inversion at constant current. An automated parameter extraction has been implemented in commercial extraction tools. High accuracy for low-current and low-voltage design and computational advantages are achieved through the use of the EKV model, shown to suit both submicron bulk and fully depleted SO1 technologies.

#### **ACKNOWLEDGEMENTS**

This work has been funded by the MicroSwiss governmental project. M. Bucher wishes to acknowledge G. **A.** S. Machado at Imperial College for his enthusiasm, valuable suggestions and testing of the simulation model, and J.-P. Colinge of Université Catholique de Louvain, Belgium, for providing the SO1 samples.

#### **REFERENCES**

- [ 11 Y. Tsividis and **K.** Suyama, "MOSFET Modelling for Analog Circuit CAD: Problems and Prospects", JSSC, Vol. 29, No. 3, pp. 210-216, 1994.
- [2] G. A. S. Machado and C. Toumazou, "Systematic Design-Oriented Characterisation of MOS Devices and Circuit Building Blocks in Engineering Education", Proc. of the IX Congress of the Brasilian Society of Microelectronics, pp. 243-257, 1994.
- 31 C. C. Enz, F. Krummenacher and E. A. Vittoz, "An Analytical MOS Transistor Model Valid in All Regions of Operation and Dedicated to Low-Voltage and Low-Current Applications", Special issue of the Analog Integrated Circuits and Systems Processing Joumal on Low-Voltage and Low-Power Circuits, vol. 8, pp. 83-114, 1995.
- **41** G. A. S. Machado, C. C. Enz and M. Bucher, "Estimating key parameters in the EKV MOST model for analogue design and simulation", Proc. of the IEEE Int. Symposium on Circuits and Systems, pp. 1588-1591, 1995.
- *[5]* M. Bucher, C. Lallement, C. C. Enz: "An efficient Parameter extraction Methodology for the EKV MOST Model", IEEE Int. Conf. on Microelectronic Test Structures, Trento, Italy, March 26-28, 1996
- [6] C. Lallement, C. C. Enz and M. Bucher, "Simple Solutions for Modelling the Non-Uniform Substrate Doping", Proc. of the IEEE Int. Symposium on Circuits and Systems, May, 1996.
- [7] N. D. Arora, "Mosfets for VLSI Circuit Simulation, Theory and Practice", Chap. 9, Computational Microelectronics, Ed. S. Selberherr, 1993.
- [8] J.-P. Colinge, "Silicon-On-Insulator Technology", Material to VLSI, Kluwer Academic Publishers, 1991.

*706*